On hardware generation of random single input change test sequences
暂无分享,去创建一个
[1] Paul H. Bardell,et al. Pseudorandom Arrays for Built-In Tests , 1986, IEEE Transactions on Computers.
[2] Sandeep K. Gupta,et al. Weighted random robust path delay testing of synthesized multilevel circuits , 1994, Proceedings of IEEE VLSI Test Symposium.
[3] Janusz Rajski,et al. Comparative study of CA-based PRPGs and LFSRs with phase shifters , 1999, Proceedings 17th IEEE VLSI Test Symposium (Cat. No.PR00146).
[4] A. Virazel. Delay fault testing : Effectiveness of random SIC and random MIC test sequence , 2001 .
[5] Patrick Girard,et al. An optimized BIST test pattern generator for delay testing , 1997, Proceedings. 15th IEEE VLSI Test Symposium (Cat. No.97TB100125).
[6] Donald Ervin Knuth,et al. The Art of Computer Programming , 1968 .
[7] David Bryan,et al. Combinational profiles of sequential benchmark circuits , 1989, IEEE International Symposium on Circuits and Systems,.
[8] Gordon L. Smith,et al. Model for Delay Faults Based upon Paths , 1985, ITC.
[9] Mireille Jacomino,et al. An algebraic method for delay fault testing , 1996, Proceedings of 14th VLSI Test Symposium.
[10] Melvin A. Breuer,et al. Digital systems testing and testable design , 1990 .
[11] René David. Random Testing of Digital Circuits: Theory and Applications , 1998 .