ESD implantations in 0.18-/spl mu/m salicided CMOS technology for on-chip ESD protection with layout consideration
暂无分享,去创建一个
[1] Tung-Yang Chen,et al. ESD protection strategy for sub-quarter-micron CMOS technology: gate-driven design versus substrate-triggered design , 2001, 2001 International Symposium on VLSI Technology, Systems, and Applications. Proceedings of Technical Papers (Cat. No.01TH8517).
[2] Tung-Yang Chen,et al. Experimental investigation on the HBM ESD characteristics of CMOS devices in a 0.35-/spl mu/m silicided process , 1999, 1999 International Symposium on VLSI Technology, Systems, and Applications. Proceedings of Technical Papers. (Cat. No.99TH8453).
[3] R. Gauthier,et al. Semiconductor process and structural optimization of shallow trench isolation-defined and polysilicon-bound source/drain diodes for ESD networks , 1998, Electrical Overstress/ Electrostatic Discharge Symposium Proceedings. 1998 (Cat. No.98TH8347).
[4] Katsuhiko Kubota,et al. Photon emission study of ESD protection devices under second breakdown conditions , 1994, Proceedings of 1994 IEEE International Reliability Physics Symposium.