Low power pipelined SAR ADC with loading-free architecture

This paper presents a 12-bit 70-MS/s pipelined successive approximation register (SAR) analog-to-digital converter (ADC) with loading-free architecture. This work proposes a loading-free concept of merging the feedback capacitor and the capacitor array of the second-stage SAR ADC to reduce op-amp output loading and area. In addition, the fixed-window function technique is used to reduce the power consumption and tolerate non-idealities in the first-stage SAR ADC. The ADC core occupies an active area of 0.117 mm2 in TSMC 90-nm 1P9M CMOS process. The measured results shows that the proposed ADC achieves 55.98 dB SNDR with 2.72 mW power consumption at 1 MHz input frequency.

[1]  Hae-Seung Lee,et al.  A 12b 50MS/s fully differential zero-crossing-based ADC without CMFB , 2009, 2009 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[2]  Soon-Jyh Chang,et al.  A 10-bit 60-MS/s Low-Power Pipelined ADC With Split-Capacitor CDS Technique , 2010, IEEE Transactions on Circuits and Systems II: Express Briefs.

[3]  Soon-Jyh Chang,et al.  10-bit 30-MS/s SAR ADC Using a Switchback Switching Method , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[4]  Rui Paulo Martins,et al.  A 12-bit 110MS/s 4-stage single-opamp pipelined SAR ADC with ratio-based GEC technique , 2012, 2012 Proceedings of the ESSCIRC (ESSCIRC).

[5]  Michael P. Flynn,et al.  A SAR-Assisted Two-Stage Pipeline ADC , 2011, IEEE Journal of Solid-State Circuits.

[6]  Soon-Jyh Chang,et al.  A 1-µW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications , 2012, IEEE Journal of Solid-State Circuits.

[7]  Franco Maloberti,et al.  An 11b 60MS/s 2.1mW two-step time-interleaved SAR-ADC with reused S&H , 2010, 2010 Proceedings of ESSCIRC.