Modified low power STUMPS architecture

BIST is one of the DFT techniques in which the test circuitry will be present along with the CUT. Different BIST architectures are proposed in order to reduce the area overhead, power overhead, test time and test costs. The STUMPS architecture is best suited for BIST environment in terms of area and power, but it requires external TPG and Compactor. This paper presents the modified low power STUMPS architecture which eliminates the need for external TPG, by modifying one of the scan chains to operate in both scan and TPG mode. The proposed architecture is tested by considering 16×16 multiplier as CUT and results shows that area overhead is reduced by 4.4 % when compared to STUMPS architecture.

[1]  B. Koenemann,et al.  Built-in logic block observation techniques , 1979 .

[2]  Paul H. Bardell,et al.  Self-Testing of Multichip Logic Modules , 1982, International Test Conference.

[3]  M. M. Pradhan,et al.  Circular BIST with partial scan , 1988, International Test Conference 1988 Proceeding@m_New Frontiers in Testing.

[4]  K B ShivaKumar,et al.  Improved Design of Low Power TPG Using LP- LFSR , 2013 .

[5]  G. Seetharaman,et al.  Design of Low Power TPG Using LP-LFSR , 2012, 2012 Third International Conference on Intelligent Systems Modelling and Simulation.

[6]  A. K. Panda,et al.  FPGA Implementation of 8, 16 and 32 Bit LFSR with Maximum Length Feedback Polynomial Using VHDL , 2012, 2012 International Conference on Communication Systems and Network Technologies.