Advanced scalable ultralow-k/Cu interconnect technology for 32 nm CMOS ULSI using self-assembled porous silica and self-aligned CoWP barrier
暂无分享,去创建一个
K. Kohmura | T. Yoshino | N. Hata | T. Kikkawa | T. Nakayama | A. Ishikawa | S. Chikaki | R. Yagi | M. Shimoyama | Y. Shishida | N. Fujii | H. Tanaka | S. Hishiya | T. Ono | T. Yamanishi | H. Matsuo | Y. Seino | S. Takada | J. Kawahara | K. Kinoshita
[1] J.D. Meindl,et al. Optimal interconnection circuits for VLSI , 1985, IEEE Transactions on Electron Devices.
[2] Takamaro Kikkawa,et al. Effects of Surfactants on the Properties of Ordered Periodic Porous Silica Films , 2003 .
[3] R.H. Dennard,et al. Design Of Ion-implanted MOSFET's with Very Small Physical Dimensions , 1974, Proceedings of the IEEE.