SET/RESET Cycling-Induced Trap Creation and SET-Disturb Failure Time Degradation in a Resistive-Switching Memory

Characterization and modeling of SET/RESET cycling-induced SET-disturb failure time degradation in a tungsten oxide resistive random access memory are performed. We find that write-disturb failure time in a high-resistance state (HRS) cell abruptly degrades by the orders of magnitude after certain SET/RESET cycles. To investigate this new degradation mode, we perform the constant voltage stress in high-resistance state (HRS) to characterize the trap generation in a switching dielectric by measuring a stress-induced leakage current and a low-frequency noise. The constant voltage stress is to emulate high-field stress and, thus, trap creation in SET/RESET cycling. We find that a low-field current in HRS by trap-assisted tunneling in a rupture region gradually increases in both the constant voltage stress and the SET/RESET cycling stress. The high-field stress-generated traps, unlike SET-induced oxygen vacancies, cannot be annihilated by RESET operation and are held responsible for a RESET endurance failure. A 3-D Monte Carlo model based on a percolation concept of oxide breakdown is developed to simulate a SET-disturb failure time. Our model includes both the stress-generated traps and the SET-disturb-induced oxygen vacancies. The model can well explain the observed abrupt and the drastic SET-disturb lifetime degradation, which is attributed to the formation of a conductive percolation path of stress-generated traps.

[1]  Muhammad A. Alam,et al.  A study of soft and hard breakdown - Part I: Analysis of statistical percolation conductance , 2002 .

[2]  Shibing Long,et al.  A Model for the Set Statistics of RRAM Inspired in the Percolation Model of Oxide Breakdown , 2013, IEEE Electron Device Letters.

[3]  A. Pasquarello,et al.  Migration of oxygen vacancy in HfO2 and across the HfO2∕SiO2 interface: A first-principles investigation , 2007 .

[4]  J. Sune,et al.  New physics-based analytic approach to the thin-oxide breakdown statistics , 2001, IEEE Electron Device Letters.

[5]  Chandreswar Mahata,et al.  TiO2/GeOxNy stacked gate dielectrics for Ge-MOSFETs , 2007 .

[6]  G. Lo,et al.  Analytic model of endurance degradation and its practical applications for operation scheme optimization in metal oxide based RRAM , 2013, 2013 IEEE International Electron Devices Meeting.

[7]  Tahui Wang,et al.  Characteristics and physical mechanisms of positive bias and temperature stress-induced drain current degradation in HfSiON nMOSFETs , 2006, IEEE Transactions on Electron Devices.

[8]  Guido Groeseneken,et al.  A consistent model for the thickness dependence of intrinsic breakdown in ultra-thin oxides , 1995, Proceedings of International Electron Devices Meeting.

[9]  Shimeng Yu,et al.  Write disturb analyses on half-selected cells of cross-point RRAM arrays , 2014, 2014 IEEE International Reliability Physics Symposium.

[10]  Tuo-Hung Hou,et al.  Statistical Model and Rapid Prediction of RRAM SET Speed–Disturb Dilemma , 2013, IEEE Transactions on Electron Devices.

[11]  Yi-Chou Chen,et al.  An access-transistor-free (0T/1R) non-volatile resistance random access memory (RRAM) using a novel threshold switching, self-rectifying chalcogenide device , 2003, IEEE International Electron Devices Meeting 2003.

[12]  N. Xu,et al.  Characteristics and mechanism of conduction/set process in TiN∕ZnO∕Pt resistance switching random-access memories , 2008 .

[13]  D. Gilmer,et al.  Metal oxide resistive memory switching mechanism based on conductive filament properties , 2011 .

[14]  J. Sune,et al.  A comprehensive investigation of gate oxide breakdown of P+Poly/PFETs under inversion mode , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..

[15]  N. Singh,et al.  Physical mechanisms of endurance degradation in TMO-RRAM , 2011, 2011 International Electron Devices Meeting.

[16]  Shimeng Yu,et al.  On the Switching Parameter Variation of Metal Oxide RRAM—Part II: Model Corroboration and Device Design Strategy , 2012, IEEE Transactions on Electron Devices.

[17]  Charge Trapping in SiOx/ZrO2 and SiOx/TiO2 Gate Dielectric Stacks , 2001 .

[18]  L. Goux,et al.  Balancing SET/RESET Pulse for $>\hbox{10}^{10}$ Endurance in $\hbox{HfO}_{2}\hbox{/Hf}$ 1T1R Bipolar RRAM , 2012, IEEE Transactions on Electron Devices.

[19]  Shimeng Yu,et al.  On the Switching Parameter Variation of Metal-Oxide RRAM—Part I: Physical Modeling and Simulation Methodology , 2012, IEEE Transactions on Electron Devices.

[20]  Y. Shih,et al.  A forming-free WOx resistive memory using a novel self-aligned field enhancement feature with excellent reliability and scalability , 2010, 2010 International Electron Devices Meeting.

[21]  P. M. Horn,et al.  Low-frequency fluctuations in solids: 1/f noise , 1981 .

[22]  Andrea Padovani,et al.  A Complete Statistical Investigation of RTN in HfO2-Based RRAM in High Resistive State , 2015, IEEE Transactions on Electron Devices.

[23]  O. Richard,et al.  10×10nm2 Hf/HfOx crossbar resistive RAM with excellent performance, reliability and low-energy operation , 2011, 2011 International Electron Devices Meeting.

[24]  Shimeng Yu,et al.  Understanding metal oxide RRAM current overshoot and reliability using Kinetic Monte Carlo simulation , 2012, 2012 International Electron Devices Meeting.

[25]  J. Sune,et al.  Analytical Cell-Based Model for the Breakdown Statistics of Multilayer Insulator Stacks , 2009, IEEE Electron Device Letters.

[26]  C. Hu,et al.  9nm half-pitch functional resistive memory cell with <1µA programming current using thermally oxidized sub-stoichiometric WOx film , 2010, 2010 International Electron Devices Meeting.

[27]  Chih-Yuan Lu,et al.  Cycling-Induced SET-Disturb Failure Time Degradation in a Resistive Switching Memory , 2015, IEEE Electron Device Letters.

[28]  M. Pecht,et al.  Time-Dependent Dielectric Breakdown , 2017 .

[29]  E. Cartier,et al.  MECHANISM FOR STRESS-INDUCED LEAKAGE CURRENTS IN THIN SILICON DIOXIDE FILMS , 1995 .

[30]  D. Ielmini,et al.  Pulsed cycling operation and endurance failure of metal-oxide resistive (RRAM) , 2014, 2014 IEEE International Electron Devices Meeting.

[31]  D. Misra,et al.  Temperature Effects on Breakdown Characteristics of High- $\kappa$ Gate Dielectrics With Metal Gates , 2008, IEEE Transactions on Device and Materials Reliability.