Piezoresistive stress sensor for inline monitoring during assembly and packaging of QFN

This paper presents stress measurements in leadframe based QFN components due to fabrication and assembly processes, characterized by substitution with stress measurement chips. The results are based on a method to determine stresses within electronic components by use of on-chip CMOS stress measurement technology, realized during the BMBF funded project iForceSens. All relevant production steps have been investigated. Four different chip and package sizes have been studied. Typical stress states will be compared with warpage and delamination analysis. The stress sensor is based on a CMOS chip. Although it is subdivided into 60 measurement cells (300 μm grid) the sensor needs only four electrical connections. This alignment allows the determination of the stress distribution on the surface of the whole silicon chip. We are able to measure the shear and both main stresses in-plane of the chip surface with a resolution of <; 10 MPa. The stress value of the measurement cell can be interrogated subsequently within 16 ms time steps. We used the main potential of this stress measurement chip by replacing the original electronic chip and investigating all production related loads acting on leadframe based QFN products. With the stress measurement chip we investigated wafer thinning as well as typical packaging processes like transfer molding. The measurement of stresses during soldering of QFN parts on printed circuit boards stretches the view towards the consumer product. We investigated application driven questions like the thickness of QFN packages and whether the QFN or chip size determines stresses inside the component.

[1]  Hartmut Kittel,et al.  Novel Stress Measurement System for Evaluation of Package Induced Stress , 2008 .

[2]  Soeren Hirsch,et al.  A silicon test chip for the thermomechanical analysis of MEMS packagings , 2008 .

[4]  Oliver Paul,et al.  CMOS-integrated Sensor chip for in-plane and out-of-plane shear stress , 2010 .

[5]  R.C. Jaeger,et al.  Multiplexed CMOS Sensor Arrays for Die Stress Mapping , 2006, 2006 Proceedings of the 32nd European Solid-State Circuits Conference.

[6]  Residual Stress Analysis in Thin Device Wafer Using Piezoresistive Stress Sensor , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[7]  J. Schwizer,et al.  Packaging test chip for flip-chip and wire bonding process characterization , 2003, TRANSDUCERS '03. 12th International Conference on Solid-State Sensors, Actuators and Microsystems. Digest of Technical Papers (Cat. No.03TH8664).

[8]  R. Ramani,et al.  CMOS stress sensors on [100] silicon , 2000, IEEE Journal of Solid-State Circuits.

[9]  G. G. Stokes "J." , 1890, The New Yale Book of Quotations.