System level interconnect electrical performance characterization

In PC/Server industry, simulation process is usually separated into pre-layout and post-layout phase. The pre-layout simulation focus in finding the solution space or choosing a better topology [1], [2]. For post-layout simulation, extracting 3 or 5 pairs of the channel model and conducting the simulation analysis is widely used. However, it requires a basic understanding of the layout. Otherwise the channel which is extracted may not be the best one to represent the worst scenario in the reality. The system level interconnect electrical performance characterization, which can consider a whole interface or even multiple interfaces, become an efficient way, especially estimating the risk of an out-of-guideline design. In this paper, a process with less human interaction is demonstrated. This method can relief the burden in choosing the representative channel from the layout and allow the designer to focus in improving the layout quality in these problematic areas.

[1]  Xiaoning Ye,et al.  Channel quality comparison for OOGIO bus designs , 2011, 2011 12th International Conference on Electronic Packaging Technology and High Density Packaging.

[2]  Jimmy Hsu,et al.  Fast signal integrity methodology for PCB pre-layout analysis and layout quality check , 2013, 2013 IEEE 63rd Electronic Components and Technology Conference.

[3]  Yanjie Zhu,et al.  Board-level signal integrity methodology , 2012, 2012 7th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT).

[4]  Jun Fan,et al.  Signal Integrity Design for High-Speed Digital Circuits: Progress and Directions , 2010, IEEE Transactions on Electromagnetic Compatibility.

[5]  Jimmy Hsu,et al.  Channel noise scan by using simulations of voltage regulator noise to signals , 2014, 2014 9th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT).