Full 300 mm electrical characterization of 3D integration using High Aspect Ratio (10:1) mid-process through silicon vias
暂无分享,去创建一个
C. Aumont | T. Mourier | C. Ribiere | S. Minoret | D. Bouchu | F. Gaillard | L. Religieux | M. Gottardi | G. Romero | V. Mevellec
[1] M. H. van der Veen,et al. Demonstration of a cost effective Cu electroless TSV metallization scheme , 2015, 2015 IEEE International Interconnect Technology Conference and 2015 IEEE Materials for Advanced Metallization Conference (IITC/MAM).
[2] L. Vandroux,et al. Analysis of High Aspect Ratio through Silicon via (TSV) Diffusion and Stress Impact Profile during 3D Advanced Integration , 2014 .
[3] Advanced integrated metallization enables 3D-IC TSV scaling , 2015, 2015 IEEE International Interconnect Technology Conference and 2015 IEEE Materials for Advanced Metallization Conference (IITC/MAM).
[4] Sylvain Maitrejean,et al. Study of low temperature MOCVD deposition of TiN barrier layer for copper diffusion in high aspect ratio through silicon vias , 2014 .
[5] L. Vandroux,et al. Electrografted Copper Seed Layer for High Aspect Ratio TSVs Interposer Metallization , 2015 .