A 1 GIPS 1 W single-chip tightly-coupled four-way multiprocessor with architecture support for multiple control flow execution
暂无分享,去创建一个
M. Fukuma | A. Ono | S. Torii | S. Shimada | T. Yamazaki | M. Ikeda | K. Minami | Y. Yamada | A. Shibayama | O. Matsuo | Y. Nakamura | M. Motomura | Y. Nakazawa | M. Yamashina | M. Mizuno | T. Ohsawa | T. Horiuchi | N. Nishi | M. Nomura | S. Matsushita | J. Sakai | Y. Ito | M. Edahiro | T. Manabe | Y. Hirota | N. Onoda | H. Kobinata | K. Kazama
[1] F. Weber,et al. A 7/sup th/-generation x86 microprocessor , 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278).