A 2GHz programmable counter with new re-loadable D flip-flop
暂无分享,去创建一个
A high-speed programmable counter with a new re-loadable D Flip-flop which integrates the programmable function to a single true-single-phase-clock (TSPC) D flip-flop is presented. The proposed re-loadable D flip-flop is able to operate at higher frequencies with lower power consumption in comparison to the performance of the existing bitcell. A programmable divide-by-N counter implemented with this re-loadable D flip-flop using the Chartered 0.18 /spl mu/m CMOS process is capable of operating up to 2 GHz for a 1.8 V supply voltage with 4.7 mW power consumption.
[1] P. Larsson. High-speed architecture for a programmable frequency divider and a dual-modulus prescaler , 1996 .
[2] Hun-Hsien Chang,et al. A 550 MHz 9.3 mW CMOS frequency divider , 1995, Proceedings of ISCAS'95 - International Symposium on Circuits and Systems.
[3] Hun-Hsien Chang,et al. A 723-MHz 17.2-mW CMOS programmable counter , 1998 .