A 1.2 mu m CMOS differential I/O system capable of 400 Mbps transmission rates
暂无分享,去创建一个
[1] Milos D. Ercegovac,et al. A novel CMOS implementation of double-edge-triggered flip-flops , 1990 .
[2] J. Yuan,et al. Double-edge-triggered D-flip-flops for high-speed CMOS circuits , 1991 .
[3] David B. Gustavson. The Scalable Coherent Interface and related standards projects , 1992, IEEE Micro.
[4] Stanley E. Schuster,et al. Fast CMOS ECL receivers with 100-mV worst-case sensitivity , 1988 .
[5] Charles G. Sodini,et al. A 200-MHz CMOS phase-locked loop with dual phase detectors , 1989 .
[6] Stephen H. Unger,et al. Double-Edge-Triggered Flip-Flops , 1981, IEEE Transactions on Computers.