Fault detection and isolation techniques for quasi delay-insensitive circuits
暂无分享,去创建一个
[1] Jamil Kawa,et al. Managing on-chip inductive effects , 2002, IEEE Trans. Very Large Scale Integr. Syst..
[2] Alain J. Martin,et al. Quasi-Delay-Insensitive Circuits are Turing-Complete , 1995 .
[3] Wojciech Maly,et al. From Contamination to Defects, Faults and Yield Loss , 1996 .
[4] Alain J. Martin. The limitations to delay-insensitivity in asynchronous circuits , 1990 .
[5] Andrew M Lines,et al. Pipelined Asynchronous Circuits , 1998 .
[6] Alain J. Martin. Compiling communicating processes into delay-insensitive VLSI circuits , 2005, Distributed Computing.
[7] Vishwani D. Agrawal,et al. Essentials of electronic testing for digital, memory, and mixed-signal VLSI circuits [Book Review] , 2000, IEEE Circuits and Devices Magazine.
[8] Alain J. Martin,et al. Slack Elasticity in Concurrent Computing , 1998, MPC.
[9] Gaetano Borriello,et al. Testing asynchronous circuits: A survey , 1995, Integr..
[10] W. H. J. Feijen,et al. Beauty Is Our Business: A Birthday Salute to Edsger W.Dijkstra , 1990 .
[11] P. K. Lala. Self-Checking and Fault-Tolerant Digital Design , 1995 .
[12] Alex Yakovlev,et al. Structural technique for fault-masking in asynchronous interfaces , 1993 .
[13] Alian J. Martin,et al. Testing delay-insensitive circuits , 1991 .
[14] Paul I. Pénzes,et al. The design of an asynchronous MIPS R3000 microprocessor , 1997, Proceedings Seventeenth Conference on Advanced Research in VLSI.