SRAM with c-axis aligned crystalline oxide semiconductor: Power leakage reduction technique for microprocessor caches

SRAM with backup circuits using a crystalline oxide semiconductor (OS) (e.g., a c-axis aligned crystalline oxide semiconductor (CAAC-OS) typified by CAAC In-Ga-Zn oxide (CAAC-IGZO)) is reported. Results of cell-level simulation based on 45-nm Si/100-nm OS process technology show backup time of 3.9 ns, recovery time of 2.0 ns, and break-even time of 21.7 ns. The OS-SRAM cell can replace a standard-SRAM cell without area overhead, which does not significantly affect normal operation. A 32-bit microprocessor test chip (350-nm Si/180-nm OS technology) with cache memory including the OS-SRAM was fabricated to demonstrate the intended normal and power-gating operations. The test chip demonstrated 97.6% standby power saving.

[1]  Robert C. Aitken,et al.  Low Power Methodology Manual - for System-on-Chip Design , 2007 .

[2]  Wei Chen,et al.  A 22nm 2.5MB slice on-die L3 cache for the next generation Xeon® Processor , 2013, 2013 Symposium on VLSI Circuits.

[3]  Shoichi Masui,et al.  Design and applications of ferroelectric nonvolatile SRAM and flip-flop with unlimited read/program cycles and stable recall , 2003, Proceedings of the IEEE 2003 Custom Integrated Circuits Conference, 2003..

[4]  S. Sugahara,et al.  Static Noise Margin and Power-Gating Efficiency of a New Nonvolatile SRAM Cell Based on Pseudo-Spin-Transistor Architecture , 2012, 2012 4th IEEE International Memory Workshop.

[5]  Jun Koyama,et al.  Processor with 4.9-μs break-even time in power gating using crystalline In-Ga-Zn-oxide transistor , 2013, 2013 IEEE COOL Chips XVI.

[6]  G. Edward Suh,et al.  A non-volatile microcontroller with integrated floating-gate transistors , 2011, 2011 IEEE/IFIP 41st International Conference on Dependable Systems and Networks Workshops (DSN-W).

[7]  Ying Zhang,et al.  A 4.0 GHz 291Mb voltage-scalable SRAM design in 32nm high-κ metal-gate CMOS with integrated power management , 2009, 2009 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[8]  Yue Wang,et al.  Run-time power-gating in caches of GPUs for leakage energy savings , 2012, 2012 Design, Automation & Test in Europe Conference & Exhibition (DATE).

[9]  S. Yamazaki A possibility of crystalline Indium-Gallium-Zinc-Oxide , 2013, Fifth Asia Symposium on Quality Electronic Design (ASQED 2013).