Low power design of Johnson Counter using clock gating
暂无分享,去创建一个
[1] Xunwei Wu,et al. Low-power design of sequential circuits using a quasi-synchronous derived clock , 2000, Proceedings 2000. Design Automation Conference. (IEEE Cat. No.00CH37106).
[2] Massoud Pedram,et al. Clock-gating and its application to low power design of sequential circuits , 2000 .
[3] Stephen H. Unger,et al. Double-Edge-Triggered Flip-Flops , 1981, IEEE Transactions on Computers.
[4] Massoud Pedram,et al. High-level Power Modeling, Estimation, And Optimization , 1997, Proceedings of the 34th Design Automation Conference.
[5] Massoud Pedram,et al. Re-encoding sequential circuits to reduce power dissipation , 1994, ICCAD '94.
[6] Massoud Pedram,et al. Power minimization in IC design: principles and applications , 1996, TODE.
[7] Massoud Pedram,et al. A new design of double edge triggered flip-flops , 1998, Proceedings of 1998 Asia and South Pacific Design Automation Conference.