A control constrained test scheduling approach for VLSI circuits

One of the major objectives of research in VLSI circuit testing is to minimise the testing time and the associated overhead for test control. Sophisticated test scheduling algorithms have been proposed previously to reduce test application time. However, the cost of test control which constitutes a major part of the total test overhead has not received due attention. The authors propose a control constrained test scheduling approach. The cost of test control is evaluated based on the test controller hardware and the cost of test control signal distribution network. An algorithm has been designed to generate a schedule that minimises the combined cost of test application time and test control.<<ETX>>

[1]  Kewal K. Saluja,et al.  Test Scheduling and Control for VLSI Built-In Self-Test , 1988, IEEE Trans. Computers.

[2]  Anupam Basu,et al.  A new test scheduling algorithm for VLSI systems , 1991, [1991] Proceedings. Fourth CSI/IEEE International Symposium on VLSI Design.

[3]  Wen-Ben Jone,et al.  A Scheme for Overlaying Concurrent Testing of VLSI Circuits , 1989, 26th ACM/IEEE Design Automation Conference.

[4]  Melvin A. Breuer,et al.  Concurrent control of multiple BIT structures , 1988, International Test Conference 1988 Proceeding@m_New Frontiers in Testing.