Built-In Test for CMOS Circuits

In CMOS technology combinational circuits become sequential in the presence of stuck-open faults. Instead of a single test pattern a sequence of patterns is necessary for each such fault. In this paper two kinds of hardware test generation techniques for built-in testing are described which produce the required sequences. One approach is suitable for sequential CMOS circuits the other for combinational CMOS circuits.

[1]  Parker,et al.  Design for Testability—A Survey , 1982, IEEE Transactions on Computers.

[2]  B. Koenemann,et al.  Built-in logic block observation techniques , 1979 .

[3]  J. Mucha,et al.  Built-In Test for Complex Digital Integrated Circuits , 1979, Fifth European Solid State Circuits Conference - ESSCIRC 79.

[4]  Vishwani D. Agrawal,et al.  Test Generation for MOS Circuits Using D-Algorithm , 1983, 20th Design Automation Conference Proceedings.

[5]  Arthur D. Friedman,et al.  Theory and Design Switching Circ , 1985 .