An accurate energy and thermal model for global signal buses

Accurate estimation of energy dissipation and thermal effects in buses is essential to correctly predicting reliability and performance characteristics and packaging requirements of ICs. As fabrication technologies scale down and low-K inter-metal and inter-layer dielectrics are introduced to reduce RC delay, dynamic power dissipation, and crosstalk, study of thermal effects, particularly for global signal buses that switch at high clock frequencies, are becoming more and more important. Further, power dissipation and hence temperature rise and reliability of bus lines are time- and information-dependent, which makes dynamic simulation studies necessary. This paper presents a bus energy dissipation and thermal model that enables designers to simultaneously study energy and thermal effects in global signal buses using real-world address traces. Using this model, the energy dissipation and temperature rise in 32-bit instruction and data address buses are studied with traces obtained from SPEC CPU2000 benchmark programs.

[1]  Kevin Skadron,et al.  Compact thermal modeling for temperature-aware design , 2004, Proceedings. 41st Design Automation Conference, 2004..

[2]  Anantha Chandrakasan,et al.  A bus energy model for deep submicron technology , 2002, IEEE Trans. Very Large Scale Integr. Syst..

[3]  Ting-Yen Chiang,et al.  Closed-form analytical thermal model for accurate temperature estimation of multilevel ULSI interconnects , 2003, 2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408).

[4]  Kaustav Banerjee,et al.  Trends for ULSI Interconnections and Their Implications for Thermal, Reliability and Performance Issues (Invited Paper) , 2001 .

[5]  K. Banerjee,et al.  A global interconnect optimization scheme for nanometer scale VLSI with implications for latency, bandwidth, and power dissipation , 2004, IEEE Transactions on Electron Devices.

[6]  S. Kim,et al.  Fast capacitance extraction of general three-dimensional structures , 1991, [1991 Proceedings] IEEE International Conference on Computer Design: VLSI in Computers and Processors.

[7]  Azad Naeemi,et al.  Optimal global interconnects for GSI , 2003 .

[8]  Kaustav Banerjee,et al.  Compact modeling and SPICE-based simulation for electrothermal analysis of multilevel ULSI interconnects , 2001, IEEE/ACM International Conference on Computer Aided Design. ICCAD 2001. IEEE/ACM Digest of Technical Papers (Cat. No.01CH37281).

[9]  Mahmut T. Kandemir,et al.  The design and use of simplePower: a cycle-accurate energy estimation tool , 2000, Proceedings 37th Design Automation Conference.

[10]  David Keppel,et al.  Shade: a fast instruction-set simulator for execution profiling , 1994, SIGMETRICS.

[11]  Anantha Chandrakasan,et al.  Bus energy minimization by transition pattern coding (TPC) in deep sub-micron technologies , 2000, IEEE/ACM International Conference on Computer Aided Design. ICCAD - 2000. IEEE/ACM Digest of Technical Papers (Cat. No.00CH37140).

[12]  K. Banerjee,et al.  Global (interconnect) warming , 2001 .