HiSIM: hierarchical interconnect-centric circuit simulator

To ensure the power and signal integrity of modern VLSI circuits, it is crucial to analyze huge amount of nonlinear devices together with enormous interconnect and even substrate parasitics to achieve the required accuracy. Neither traditional circuit simulation engines such as SPICE nor switch-level timing analysis algorithms are equipped to handle such a tremendous challenge in both efficiency and accuracy. We establish a solid framework that simultaneously takes advantage of a hierarchical nonlinear circuit simulation algorithm and an advanced large-scale linear circuit simulation method using a new predictor-corrector algorithm. Under solid convergence and stability guarantees, our simulator, HiSIM, a hierarchical interconnect-centric circuit simulator, is capable of handling the post-layout RLKC power and signal integrity analysis task efficiently and accurately. Experimental results demonstrate over 180X speed up over the conventional flat simulation method with SPICE-level accuracy.

[1]  Albert E. Ruehli,et al.  WAVEFORM RELAXATION: THEORY AND PRACTICE , 1985 .

[2]  Albert E. Ruehli,et al.  An algorithm for dc solutions in an experimental general purpose interactive circuit design program , 1977 .

[3]  Sani R. Nassif,et al.  Multigrid-like technique for power grid analysis , 2001, IEEE/ACM International Conference on Computer Aided Design. ICCAD 2001. IEEE/ACM Digest of Technical Papers (Cat. No.01CH37281).

[4]  D. Overhauser,et al.  Full-chip verification of UDSM designs , 1998, ICCAD '98.

[5]  Kenneth L. Shepard,et al.  Static noise analysis for digital integrated circuits in partially depleted silicon-on-insulator technology , 2002, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[6]  Rajendran Panda,et al.  Hierarchical analysis of power distribution networks , 2002, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[7]  Resve A. Saleh,et al.  Clock skew verification in the presence of IR-drop in the powerdistribution network , 2000, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[8]  Rajendran Panda,et al.  Model and analysis for combined package and on-chip power grid simulation , 2000, ISLPED'00: Proceedings of the 2000 International Symposium on Low Power Electronics and Design (Cat. No.00TH8514).

[9]  Shen Lin,et al.  Challenges in power-ground integrity , 2001, IEEE/ACM International Conference on Computer Aided Design. ICCAD 2001. IEEE/ACM Digest of Technical Papers (Cat. No.01CH37281).

[10]  C.-J.R. Shi,et al.  SILCA: Fast-Yet-Accurate Time-Domain Simulation of VLSI Circuits with Strong Parasitic Coupling Effects , 2003, ICCAD 2003.

[11]  Ronald A. Rohrer,et al.  Electronic Circuit and System Simulation Methods , 1994 .

[12]  H. H. Rachford,et al.  The Numerical Solution of Parabolic and Elliptic Differential Equations , 1955 .

[13]  Mark Zwolinski,et al.  VLSI Circuit Simulation and Optimization , 1996 .

[14]  Albert E. Ruehli,et al.  Inductance calculations in a complex integrated circuit environment , 1972 .

[15]  David Blaauw,et al.  Non-iterative switching window computation for delay-noise , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).

[16]  Rajendran Panda,et al.  Hierarchical analysis of power distribution networks , 2000, DAC.