A simple built-in self test for dual ported SRAMs
暂无分享,去创建一个
This paper presents a discussion on a simple memory Built-In Self Test (BIST) design for dual ported SRAM that concurrently applies a modified March test to both ports of an embedded SRAM. It begins by outlining the role of embedded dual ported SRAM in today's ASICs., briefly discusses how commercial memory test tools deal with dual ported SRAMs and the difficulties to realistically cover the complex coupling faults which are suspected to expose memory errors at the system level. Subsequently this paper examines the MARCH test for modification to enable the development of a simple BIST architecture that can be designed for concurrent testing of both ports with minimum extra cost.
[1] Ad J. van de Goor,et al. Using March Tests to Test SRAMs , 1993, IEEE Des. Test Comput..
[2] Michael Nicolaidis,et al. Testing complex couplings in multiport memories , 1995, IEEE Trans. Very Large Scale Integr. Syst..
[3] T. Matsumura,et al. An efficient test method for embedded multi-port RAM with BIST circuitry , 1995, Records of the 1995 IEEE International Workshop on Memory Technology, Design and Testing.