Negative bias temperature instability (NBTI) in deep sub-micron p/sup +/-gate pMOSFETs
暂无分享,去创建一个
C. Chou | W.C. Chang | K. Fu | C.H. Liu | C. H. Liu | M. T. Lee | M. H. Lin | Kuan-Yu Fu | Y. F. Chen | C. H. Chou | W. C. Chang | S. C. Huang | Y. J. Chang | S. K. Fan | S. Fan | Y. Chen | M. Lin | Y.J. Chang | M. Lee | S. Huang
[1] Ogawa,et al. Generalized diffusion-reaction model for the low-field charge-buildup instability at the Si-SiO2 interface. , 1995, Physical review. B, Condensed matter.
[2] T. Mogami,et al. Bias temperature instability in scaled p/sup +/ polysilicon gate p-MOSFET's , 1999 .
[3] Patrick M. Lenahan,et al. Hole traps and trivalent silicon centers in metal/oxide/silicon devices , 1984 .
[4] Shigeo Ogawa,et al. Interface‐trap generation at ultrathin SiO2 (4–6 nm)‐Si interfaces during negative‐bias temperature aging , 1995 .
[5] J. F. Conley,et al. A physically based predictive model of Si/SiO2 interface trap generation resulting from the presence of holes in the SiO2 , 1997 .
[6] E. H. Nicollian,et al. Mechanism of negative‐bias‐temperature instability , 1991 .
[7] B. S. Doyle,et al. The characterization of hot carrier damage in p-channel transistors , 1993 .