Design and Development of Multi-Die Laterally Placed and Vertically Stacked Embedded Micro-Wafer-Level Packages
暂无分享,去创建一个
Khong Chee Houe | Lim Ying Ying | V. N. Sekhar | V. Kripesh | J. Lau | V. S. Rao | A. Kumar | G. Sharma | R. Rajoo | J H Lau | V S Rao | G Sharma | A Kumar | V Kripesh | S Lim | V N Sekhar | R Rajoo | L. Ying | S. Lim
[2] A. Kumar,et al. Design and development of a multi-die embedded micro wafer level package , 2008, 2008 58th Electronic Components and Technology Conference.
[3] B. Keser,et al. The Redistributed Chip Package: A Breakthrough for Advanced Packaging , 2007, 2007 Proceedings 57th Electronic Components and Technology Conference.
[4] A. Syed. Accumulated creep strain and energy density based thermal fatigue life prediction models for SnAgCu solder joints , 2004, 2004 Proceedings. 54th Electronic Components and Technology Conference (IEEE Cat. No.04CH37546).
[5] Xiaowu Zhang,et al. Board level solder joint reliability analysis of a fine pitch Cu post type wafer level package (WLP) , 2008, Microelectron. Reliab..
[6] M. Brunnbauer,et al. Embedded Wafer Level Ball Grid Array (eWLB) , 2008, 2008 33rd IEEE/CPMT International Electronics Manufacturing Technology Conference (IEMT).
[7] H. Hedler,et al. An embedded device technology based on a molded reconfigured wafer , 2006, 56th Electronic Components and Technology Conference 2006.
[8] 裕幸 飯田,et al. International Technology Roadmap for Semiconductors 2003の要求清浄度について - シリコンウエハ表面と雰囲気環境に要求される清浄度, 分析方法の現状について - , 2004 .
[9] B. Keser,et al. Advanced Packaging: The Redistributed Chip Package , 2007, IEEE Transactions on Advanced Packaging.
[10] V. Kripesh,et al. 150-$\mu{\rm m}$ Pitch Cu/Low-${\rm k}$ Flip Chip Packaging With Polymer Encapsulated Dicing Line (PEDL) and Cu Column Interconnects , 2008, IEEE Transactions on Advanced Packaging.
[12] Z. Zhong,et al. Board level solder joint reliability modeling and testing of TFBGA packages for telecommunication applications , 2003, Microelectron. Reliab..