Carbon Nanotube Field-Effect Transistors for High-Performance Digital Circuits—Transient Analysis, Parasitics, and Scalability

Silicon-based CMOS is the dominant technology choice for high-performance digital circuits. While silicon technology continues to scale, researchers are investigating other novel materials, structures, and devices to introduce into future technology generations, if necessary, to extend Moore's law. Carbon nanotubes (CNTs) have been explored as a possibility due to their excellent carrier mobility. The authors studied and compared different carbon-nanotube-based field-effect transistors (CNFETs) including Schottky-barrier (SB) CNFETs, MOS CNFETs, and state-of-the-art Si MOSFETs systematically from a circuit/system design perspective. Parasitics play a major role in the performance of CNT-based circuits. The data in this paper show that CNFET design's performance is limited by the gate overlap capacitance and the quality of nanocontacts to these promising transistors. Transient analysis of high-performing single-tube SB CNFET transistors and circuits revealed that 1-1.5 nm is the optimum CNT diameter resulting in best power-performance tradeoff for high-speed digital applications. The authors determined optimal spacing and layout of CNT arrays, an architecture that is most likely required for driving capacitive loads and interconnects in digital applications. CNTs have an intrinsic capability to improve performance, but many serious technological and experimental challenges remain that require more research to harvest their potential

[1]  M. Lundstrom,et al.  Self-Aligned Ballistic Molecular Transistors and Electrically Parallel Nanotube Arrays , 2004, cond-mat/0406494.

[2]  Chenming Hu,et al.  Sub-60-nm quasi-planar FinFETs fabricated using a simplified process , 2001, IEEE Electron Device Letters.

[3]  R. Saleh FastCap : A Multipole Accelerated 3-D Capacitance Extraction Program , 1991 .

[4]  P. Oldiges,et al.  Gate capacitance optimization for arrays of carbon nanotube field-effect transistors , 2003, 61st Device Research Conference. Conference Digest (Cat. No.03TH8663).

[5]  R. Chau,et al.  85nm gate length enhancement and depletion mode InSb quantum well transistors for ultra high speed and very low power digital logic applications , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..

[6]  K. Roy,et al.  Carbon Nanotube Field-Effect Transistors for High-Performance Digital Circuits—DC Analysis and Modeling Toward Optimum Transistor Structure , 2006, IEEE Transactions on Electron Devices.

[7]  R. Chau Benchmarking nanotechnology for high-performance and low-power logic transistor applications , 2004 .

[8]  Jing Guo,et al.  Performance Assessment of Subpercolating Nanobundle Network Thin-Film Transistors by an Analytical Model , 2007, IEEE Transactions on Electron Devices.

[9]  Supriyo Datta,et al.  Metal–insulator–semiconductor electrostatics of carbon nanotubes , 2002 .

[10]  N. Collaert,et al.  Layout density analysis of FinFETs , 2003, ESSDERC '03. 33rd Conference on European Solid-State Device Research, 2003..

[11]  Yuan Taur,et al.  Fundamentals of Modern VLSI Devices , 1998 .

[12]  Mark S. Lundstrom,et al.  Toward Multiscale Modeling of Carbon Nanotube Transistors , 2004 .

[13]  K. Maex,et al.  Studies on size effect of copper interconnect lines , 2001, 2001 6th International Conference on Solid-State and Integrated Circuit Technology. Proceedings (Cat. No.01EX443).

[14]  S. Datta,et al.  Towards Multi-Scale Modeling of Carbon Nanotube Transistors , 2003, cond-mat/0312551.