In this paper, the fabrication process and results of 2.5D through silicon interposer (TSI) package using polymer based RDL and chip-on-wafer (CoW) stacking-first approach is presented. The through silicon interposer is fabricated on a 300 mm silicon substrate with Cu filled vias of aspect ratio of 1:10. Fine-pitch Cu RDL using semi-additive process and polymer based dielectric is used to form the 3 layer of rerouting layer on front-side. Chips with micro-bumps are flip chip assembled onto the under bump metallization (UBM) of the 12 inch interposer substrate using thermal compression bonding via chip-on-wafer (CoW) format on the thick interposer substrate A wafer level molding process is used to form the over-mold encapulation over the assembled chips. The over-mold encapsulation is mechanically thinned down to reduce the warpage of the molded interposer and temporary bonded to a silicon carrier. Mechanical-grinding and chemical mechanical polishing (CMP) is used to expose the Cu vias from the backside. Cu-RDL process is used to form the backside re-routing layer and UBM for solder bumps. The completed interposer wafer is then diced into singulated packages for assembled to printed circuit board (PCB).
[1]
Mingbin Yu,et al.
Polymer-based fine pitch Cu RDL to enable cost-effective re-routing for 2.5D interposer and 3D-IC
,
2013,
2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013).
[2]
Shin-Puu Jeng,et al.
Reliability evaluation of a CoWoS-enabled 3D IC package
,
2013,
2013 IEEE 63rd Electronic Components and Technology Conference.
[3]
C. Ferrandon,et al.
Wafer level encapsulated materials evaluation for chip on wafer (CoW) approach in 2.5D Si interposer integration
,
2013,
2013 IEEE International 3D Systems Integration Conference (3DIC).
[4]
Larry Chen,et al.
Reliability characterization of Chip-on-Wafer-on-Substrate (CoWoS) 3D IC integration technology
,
2013,
2013 IEEE 63rd Electronic Components and Technology Conference.