Experimental Validation of a Faithful Binary Circuit Model
暂无分享,去创建一个
Matthias Függer | Ulrich Schmid | Robert Najvirt | Kurt Schweiger | Michael Hofbauer | Thomas Nowak | Matthias Függer | Thomas Nowak | U. Schmid | M. Hofbauer | K. Schweiger | Robert Najvirt
[1] Yan-Chyuan Shiau,et al. Generic linear RC delay modeling for digital CMOS circuits , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[2] Matthias Függer,et al. Unfaithful Glitch Propagation in Existing Binary Circuit Models , 2016, IEEE Trans. Computers.
[3] Matthias Függer,et al. Faithful Glitch Propagation in Binary Circuit Models , 2014, ArXiv.
[4] Manuel J. Bellido,et al. Logic-Timing Simulation and the Degradation Delay Model , 2005 .
[5] Antonio J. Acosta,et al. Logical modelling of delay degradation effect in static CMOS gates , 2000 .
[6] Lawrence T. Pileggi,et al. Asymptotic waveform evaluation for timing analysis , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[7] Luca Benini,et al. Analysis of glitch power dissipation in CMOS ICs , 1995, ISLPED '95.
[8] Farid N. Najm,et al. A survey of power estimation techniques in VLSI circuits , 1994, IEEE Trans. Very Large Scale Integr. Syst..
[9] A. Steininger,et al. Pulse Shape Measurements by On-Chip Sense Amplifiers of Single Event Transients Propagating Through a 90 nm Bulk CMOS Inverter Chain , 2012, IEEE Transactions on Nuclear Science.
[10] Mark Horowitz,et al. Timing Models for MOS Circuits , 1983 .
[11] Antonio J. Acosta,et al. Degradation Delay Model Extension to CMOS Gates , 2000, PATMOS.
[12] Jorge Juan-Chico,et al. Characterization of Normal Propagation Delay for Delay Degradation Model (DDM) , 2002, PATMOS.
[13] L. Nagel,et al. SPICE (Simulation Program with Integrated Circuit Emphasis) , 1973 .
[14] Carver Mead,et al. Signal Delay in General RC Networks , 1984, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[15] Stephen H. Unger. Asynchronous Sequential Switching Circuits with Unrestricted Input Changes , 1971, IEEE Trans. Computers.