Modeling and simulation of asymmetric gate stack (ASYMGAS)-MOSFET
暂无分享,去创建一个
[1] J.M.C. Stork,et al. The impact of high-/spl kappa/ gate dielectrics and metal gate electrodes on sub-100 nm MOSFETs , 1999 .
[2] L. Ragnarsson,et al. Ultrathin high-K gate stacks for advanced CMOS devices , 2001, International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224).
[3] Chenming Hu,et al. Gate engineering for deep-submicron CMOS transistors , 1998 .
[4] T. A. DeMassa,et al. Drain-engineered hot-electron-resistant device structures: a review , 1989 .
[5] Hyungsoon Shin,et al. An 0.1-/spl mu/m asymmetric halo by large-angle-tilt implant (AHLATI) MOSFET for high performance and reliability , 1999 .
[6] Jason C. S. Woo,et al. Gate Stack Architecture Analysis and Channel Engineering in Deep Sub-Micron MOSFETs , 1999 .
[7] Kunihiro Suzuki. Short channel MOSFET model using a universal channel depletion width parameter , 2000 .
[8] C. Hu,et al. A comparative study of advanced MOSFET concepts , 1996 .