Design of a Fast and Low-Power Sense Amplifier and Writing Circuit for High-Speed MRAM

A high-speed and low-power prepared and write sense amplifier (PWSA) is presented for magnetoresistive RAM (MRAM). The sense amplifier incorporates a writing circuit for MRAM bits switched via timing of precessional dynamics (~GHz speed) in a magnetic tunnel junction (MTJ). By combining read and write functions in a single power-efficient circuit, the PWSA allows for fast read and write operations while minimizing the bit error rate after data programming. The PWSA circuit is designed based on a 65 nm CMOS technology, and the magnetic dynamics are captured by a Verilog-A compact model based on macrospin behavior for MTJs. Using the preread and comparison steps in the data program operation, we are able to reduce write power consumption by up to 50% under random data input conditions. Furthermore, using the voltage-controlled magnetic anisotropy effect for precessional switching, more than 10× reduction of write power and transistor size both in the memory cell and the write circuit is achieved, compared with using the spin transfer torque effect. The circuit achieves 2 ns read time, 1.8 ns write time, and 8 ns total data program operation time (consisting of two read steps, one write step, and a pass/fail check step) using this PWSA concept, and a 2× larger sensing margin through the current feedback circuit.

[1]  Lev Davidovich Landau,et al.  ON THE THEORY OF THE DISPERSION OF MAGNETIC PERMEABILITY IN FERROMAGNETIC BODIES , 1935 .

[2]  Wei-gang Wang,et al.  Electric-field-assisted switching in magnetic tunnel junctions. , 2012, Nature materials.

[3]  Kuo-Hsing Cheng,et al.  A high-speed current mode sense amplifier for Spin-Torque Transfer Magnetic Random Access Memory , 2010, 2010 53rd IEEE International Midwest Symposium on Circuits and Systems.

[4]  William Song,et al.  Negative-resistance read and write schemes for STT-MRAM in 0.13µm CMOS , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).

[5]  S. Watts,et al.  Latest Advances and Roadmap for In-Plane and Perpendicular STT-RAM , 2011, 2011 3rd IEEE International Memory Workshop (IMW).

[6]  H. Ohno,et al.  A perpendicular-anisotropy CoFeB-MgO magnetic tunnel junction. , 2010, Nature materials.

[7]  A. Tulapurkar,et al.  Large voltage-induced magnetic anisotropy change in a few atomic layers of iron. , 2009, Nature nanotechnology.

[8]  H. Ohno,et al.  Electric field-induced magnetization reversal in a perpendicular-anisotropy CoFeB-MgO magnetic tunnel junction , 2012 .

[9]  Ilya Krivorotov,et al.  Deep subnanosecond spin torque switching in magnetic tunnel junctions with combined in-plane and perpendicular polarizers , 2011 .

[10]  J. M. D. Coey,et al.  Influence of annealing on the bias voltage dependence of tunneling magnetoresistance in MgO double-barrier magnetic tunnel junctions with CoFeB electrodes , 2006 .

[11]  Kang L. Wang,et al.  Low-power non-volatile spintronic memory: STT-RAM and beyond , 2013 .

[12]  Hiroki Koike,et al.  A new sensing scheme with high signal margin suitable for Spin-Transfer Torque RAM , 2011, Proceedings of 2011 International Symposium on VLSI Technology, Systems and Applications.

[13]  J. Katine,et al.  Ultrafast switching in magnetic tunnel junction based orthogonal spin transfer devices , 2010 .

[14]  A. Panchula,et al.  Giant tunnelling magnetoresistance at room temperature with MgO (100) tunnel barriers , 2004, Nature materials.

[15]  R. W. Dave,et al.  A 4-Mb toggle MRAM based on a novel bit and switching method , 2005, IEEE Transactions on Magnetics.

[16]  Seong-Ook Jung,et al.  Sensing margin trend with technology scaling in MRAM , 2011, Int. J. Circuit Theory Appl..

[17]  E.K.S. Au,et al.  A novel current-mode sensing scheme for magnetic tunnel junction MRAM , 2004, IEEE Transactions on Magnetics.

[18]  S. Yuasa,et al.  Giant room-temperature magnetoresistance in single-crystal Fe/MgO/Fe magnetic tunnel junctions , 2004, Nature materials.

[19]  Ken Takeuchi,et al.  Non-volatile Random Access Memory and NAND Flash Memory Integrated Solid-State Drives with Adaptive Codeword Error Correcting Code for 3.6 Times Acceptable Raw Bit Error Rate Enhancement and 97% Power Reduction , 2011 .

[20]  Shoji Ikeda,et al.  2Mb Spin-Transfer Torque RAM (SPRAM) with Bit-by-Bit Bidirectional Current Write and Parallelizing-Direction Current Read , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[21]  J. G. Alzate,et al.  Voltage-induced switching of nanoscale magnetic tunnel junctions , 2012, 2012 International Electron Devices Meeting.

[22]  Yoichi Shiota,et al.  Induction of coherent magnetization switching in a few atomic layers of FeCo using voltage pulses. , 2011, Nature materials.

[23]  Seong-Ook Jung,et al.  An Offset-Canceling Triple-Stage Sensing Circuit for Deep Submicrometer STT-RAM , 2014, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[24]  J. Katine,et al.  Low Write-Energy Magnetic Tunnel Junctions for High-Speed Spin-Transfer-Torque MRAM , 2011, IEEE Electron Device Letters.

[25]  A. Driskill-Smith,et al.  Fully integrated 54nm STT-RAM with the smallest bit cell dimension for high density memory application , 2010, 2010 International Electron Devices Meeting.