30-ns 55-b shared radix 2 division and square root using a self-timed circuit
暂无分享,去创建一个
[1] Mark Horowitz,et al. A zero-overhead self-timed 160-ns 54-b CMOS divider , 1991 .
[2] Tomás Lang,et al. On-the-Fly Conversion of Redundant into Conventional Representations , 1987, IEEE Transactions on Computers.
[3] Jan Fandrianto. Algorithm for high speed shared radix 8 division and radix 8 square root , 1989, Proceedings of 9th Symposium on Computer Arithmetic.
[4] Akira Miyoshi,et al. Accurate Ronding Scheme for the Newton-Raphson Method Using Redundant Binary Representation , 1994, IEEE Trans. Computers.
[5] Stanislaw Majerski. Square-Rooting Algorithms for High-Speed Digital Circuits , 1985, IEEE Transactions on Computers.
[6] Jan Fandrianto. Algorithm for high speed shared radix 4 division and radix 4 square-root , 1987, 1987 IEEE 8th Symposium on Computer Arithmetic (ARITH).
[7] George S. Taylor. Radix 16 SRT dividers with overlapped quotient selection stages: A 225 nanosecond double precision divider for the S-1 Mark IIB , 1985, 1985 IEEE 7th Symposium on Computer Arithmetic (ARITH).
[8] Marco Mezzalama,et al. Survey of Square Rooting Algorithms , 1990 .