Application of the DRS chip for fast waveform digitizing
暂无分享,去创建一个
Abstract The high demands of modern experiments in fast waveform digitizing led to the development of a whole family of switched capacitor arrays (SCA), called the Domino Ring Sampler (DRS). The most recent version, DRS4, is produced in a radiation hard 0.25 μm CMOS process, and is capable of digitizing 9 differential input channels at sampling rates of up to 6 Giga-samples per second (GSPS) with an analogue bandwidth of 950 MHz (−3 dB). The channel depth can be configured between 1024 and 8192 cells, and the signal-to-noise ratio allows a resolution equivalent to more than 11 bits. Using an interleaved sampling technique, sampling rates up to 48 GSPS are possible. Compared with the previous versions, the DRS4 chip contains several improvements such as an on-chip PLL for sampling-frequency stabilization and various mechanisms to reduce the read out dead-time. The high bandwidth, low power consumption and short readout time make this chip attractive for many experiments, replacing traditional ADCs and TDCs. This includes time-of-flight detectors, cosmic gamma ray observatories, PET scanners and industrial applications.
[1] Larry L. Ruckman,et al. The first version buffered large analog bandwidth (BLAB1) ASIC for high luminosity collider and extensive radio neutrino detectors , 2008, 0802.2278.
[2] Eric Delagnes,et al. SAM: A new GHz sampling ASIC for the H.E.S.S.-II front-end electronics , 2006 .
[3] N. Turini,et al. A GHz sampling DAQ system for the MAGIC-II telescope , 2007 .
[4] H. Krawczynski,et al. The first VERITAS telescope , 2006, astro-ph/0604119.