In this paper we propose a way to study the ultimate technological node for Flash cell described in the International Technology Roadmap for Semiconductors (ITRS), corresponding to the 22nm feature size. We have first developed a 2D TCAD simulation of a 4-bit-NAND string based on classical microelectronics recipes, to validate the whole process conditions. To check the good behavior of our processed cells, we first evaluate the programmed and erased threshold voltages by electrically simulating the Drain Current versus Control Gate Voltage. Then we also investigate the impact of the short space between neighbor cells on disturb between cells inside the NAND string. We have developed a 3D TCAD simulation of a 3×3 array, based on the previous 2D process simulation, in order to extract the values of parasitic capacitances, disturbing the whole functioning of the array.
[1]
Luca Bortesi,et al.
3D Simulation study of gate coupling and gate cross-interference in advanced floating gate non-volatile memories
,
2005
.
[2]
Jungdal Choi,et al.
Effects of floating-gate interference on NAND flash memory cell operation
,
2002
.
[3]
Rachid Bouchakour,et al.
Extraction of 3D parasitic capacitances in 90 nm and 22 nm NAND flash memories
,
2009,
Microelectron. Reliab..
[4]
Lachlan Aldred,et al.
Process Integration
,
2010,
Modern Business Process Automation.
[5]
B. Villard,et al.
A Full TCAD simulation and 3D parasitic capacitances extraction in 90nm NAND flash memories
,
2008,
2008 9th Annual Non-Volatile Memory Technology Symposium (NVMTS).