A high-resolution clock phase shifter circuitry for ALTIROC

A high-resolution clock phase shifter is implemented to adjust the phase of multiple clocks at 40 MHz, 80 MHz, or 640 MHz in the ALTIROC chip. The phase shifter has a coarse-phase shifter and a fine-phase shifter to achieve a step size of 97.7 ps and an adjustable range of 25 ns. The fine delay unit is based on a Delay Locked Loop (DLL) operating at 640 MHz. The phase shifter is fabricated in a 130 nm CMOS process. The area of the phase shifter is 725 µm × 248 µm. The Differential Non-Linearity (DNL) and the Integral Non-Linearity (INL) are ±0.6 LSB and ±0.75 LSB, respectively. The jitter from −25 °C to 20 °C is less than 15.5 ps (RMS), including the contributions from the FPGA clock source and the PLL. The power consumption is 11.2 mW.

[1]  M. Morenas Performance of ALTIROC2 readout ASIC with LGADs for ATLAS HGTD picosecond MIP timing detector , 2023, Journal of Instrumentation.

[2]  M. P. Casado A High-Granularity Timing Detector for the ATLAS Phase-II upgrade , 2022, Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment.

[3]  A. Aboulhorma,et al.  A High-Granularity Timing Detector for the ATLAS Phase-II upgrade , 2021, Proceedings of The Ninth Annual Conference on Large Hadron Collider Physics — PoS(LHCP2021).

[4]  S. Mazza A High-Granularity Timing Detector (HGTD) for the Phase-II upgrade of the ATLAS detector , 2019, Journal of Instrumentation.

[5]  Jian Wang,et al.  A High-Resolution Clock Phase-Shifter in a 65 nm CMOS Technology , 2017 .

[6]  M. Stojcev,et al.  Delay locked loop with linear delay element , 2005, TELSIKS 2005 - 2005 uth International Conference on Telecommunication in ModernSatellite, Cable and Broadcasting Services.