Delta-Sigma FDC Based Fractional-N PLLs
暂无分享,去创建一个
[1] T. Riley,et al. Delta-sigma modulation in fractional-N frequency synthesis , 1993 .
[2] Matthew Z. Straayer,et al. A Low-Noise Wide-BW 3.6-GHz Digital $\Delta\Sigma$ Fractional-N Frequency Synthesizer With a Noise-Shaping Time-to-Digital Converter and Quantization Noise Cancellation , 2008, IEEE Journal of Solid-State Circuits.
[3] Miles A. Copeland,et al. A GSM MODULATOR USING A AI: FREQUENCY DISCRIMINATOR BASED SYNTHESIZER , 1998 .
[4] Paolo Carbone,et al. A delta-sigma PLL for 14-b, 50 kSample/s frequency-to-digital conversion of a 10 MHz FM signal , 1998 .
[5] O. Moreira-Tamayo,et al. All-digital TX frequency synthesizer and discrete-time receiver for Bluetooth radio in 130-nm CMOS , 2004, IEEE Journal of Solid-State Circuits.
[6] Sudhakar Pamarti,et al. Statistics of the Quantization Noise in 1-Bit Dithered Single-Quantizer Digital Delta–Sigma Modulators , 2007, IEEE Transactions on Circuits and Systems I: Regular Papers.
[7] P. Senn,et al. Switched-capacitor second-order noise-shaping coder , 1983 .
[8] B. Miller,et al. A multiple modulator fractional divider , 1990, 44th Annual Symposium on Frequency Control.
[9] R.B. Staszewski,et al. A first RF digitally-controlled oscillator for mobile phones , 2005, 2005 IEEE Radio Frequency integrated Circuits (RFIC) Symposium - Digest of Papers.
[10] Roland E. Best. Phase-locked loops : design, simulation, and applications , 2003 .
[11] Ian Galton. Analog-input digital phase-locked loops for precise frequency and phase demodulation , 1995 .
[12] Gabor C. Temes,et al. Understanding Delta-Sigma Data Converters , 2004 .
[13] M. A. Copeland,et al. A Sigma-Delta Frequency Discriminator Based Synthesizer. , 1995 .
[14] Jingning Tang. Oversampling Delta-Sigma Frequency Discriminator , 2015 .
[15] K. Muhammad,et al. All-digital PLL and transmitter for mobile phones , 2005, IEEE Journal of Solid-State Circuits.
[16] Enrico Temporiti,et al. A 3GHz Fractional-N All-Digital PLL with Precise Time-to-Digital Converter Calibration and Mismatch Correction , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[17] Floyd M. Gardner,et al. Phaselock Techniques: Gardner/Phaselock Techniques , 2005 .
[18] R. Castello,et al. A 700-kHz bandwidth /spl Sigma//spl Delta/ fractional synthesizer with spurs compensation and linearization techniques for WCDMA applications , 2004, IEEE Journal of Solid-State Circuits.
[19] R.B. Staszewski,et al. The First Fully Integrated Quad-Band GSM/GPRS Receiver in a 90-nm Digital CMOS Process , 2006, IEEE Journal of Solid-State Circuits.
[20] Matthew Z. Straayer,et al. A Low-Noise, Wide-BW 3.6GHz Digital ΔΣ Fractional-N Frequency Synthesizer with a Noise-Shaping Time-to-Digital Converter and Quantization Noise Cancellation , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[21] M. Nakagawa,et al. A new PLL frequency synthesizer with high switching speed , 1992 .
[22] B. Razavi,et al. A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-/spl mu/m CMOS technology , 2000, 1999 Symposium on VLSI Circuits. Digest of Papers (IEEE Cat. No.99CH36326).
[23] Ian Galton. Granular quantization noise in a class of delta-sigma modulators , 1994, IEEE Trans. Inf. Theory.
[24] Ian Galton,et al. Combined RF phase extraction and digitization , 1993, 1993 IEEE International Symposium on Circuits and Systems.
[25] Stephen A. Dyer,et al. Digital signal processing , 2018, 8th International Multitopic Conference, 2004. Proceedings of INMIC 2004..
[26] K.J. Wang,et al. Spurious Tone Suppression Techniques Applied to a Wide-Bandwidth 2.4 GHz Fractional-N PLL , 2008, IEEE Journal of Solid-State Circuits.
[27] M. A. Copeland,et al. A GMSK modulator using a /spl Delta//spl Sigma/ frequency discriminator-based synthesizer , 2001 .
[28] Behzad Razavi,et al. Phase-Locking in High-Performance Systems: From Devices to Architectures , 2015 .
[29] Calvin Plett,et al. A /spl Sigma/-/spl Delta/ frequency discriminator based synthesizer , 1995, Proceedings of ISCAS'95 - International Symposium on Circuits and Systems.