A 100 MHz FPGA based floating point adder
暂无分享,去创建一个
The authors present the design of a floating-point adder implemented on a FPGA (field programmable gate array) that operates at 100 MHz. High-speed submicron technology FPGAs with a large number of logic blocks, which increased routing facility, were combined with a well-partitioned design. This adder adds two 13-b numbers and is implemented as an 8-stage pipeline.
[1] J. Hoff,et al. A full custom, high speed, floating point adder , 1992, IEEE Conference on Nuclear Science Symposium and Medical Imaging.