A Low-Jitter Area-Efficient LC-VCO Based Clock Generator in 0.13-µm CMOS
暂无分享,去创建一个
[1] Junghyup Lee,et al. A 480-MHz to 1-GHz sub-picosecond clock generator with a fast and accurate automatic frequency calibration in 0.13-µm CMOS , 2007, 2007 IEEE Asian Solid-State Circuits Conference.
[2] Y. Papananos,et al. RF operation of MOSFETs under integrated inductors , 2006, IEEE Transactions on Microwave Theory and Techniques.
[3] R. Dutton,et al. Minimum achievable phase noise of RC oscillators , 2005, IEEE Journal of Solid-State Circuits.
[4] Jaeha Kim,et al. Self-biased, high-bandwidth, low-jitter 1-to-4096 multiplier clock-generator PLL , 2003 .
[5] F. Zhang,et al. Design of Components and Circuits Underneath Integrated Inductors , 2006, IEEE Journal of Solid-State Circuits.
[6] Christoph Sandner,et al. A subpicosecond jitter PLL for clock generation in 0.12-/spl mu/m digital CMOS , 2003 .