Modeling and simulation of wideband low jitter frequency synthesizer

This paper presents modeling and simulation of a wideband low jitter frequency synthesizer. The proposed system uses two phase-locked loops (PLLs) connected in cascade. The first PLL uses a voltage-controlled crystal oscillator (VCXO) to eliminate the input jitter and the second one is a wideband PLL. One important advantage of using the proposed system is that it uses only one VCXO for multiple carrier frequencies, while reducing the jitter considerably. The MATLAB Simulink simulation results show that the jitter could be minimized while working at different carrier frequencies.

[1]  Behzad Razavi,et al.  A study of oscillator jitter due to supply and substrate noise , 1999 .

[2]  Roland E. Best Phase-locked loops : design, simulation, and applications , 2003 .

[3]  Alex Doboli,et al.  Behavioral modeling for high-level synthesis of analog and mixed-signal systems from VHDL-AMS , 2003, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[4]  T. Pialis,et al.  Analysis of timing jitter in ring oscillators due to power supply noise , 2003, Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03..

[5]  Massoud Pedram,et al.  Jitter-induced power/ground noise in CMOS PLLs: a design perspective , 2001, Proceedings 2001 IEEE International Conference on Computer Design: VLSI in Computers and Processors. ICCD 2001.

[6]  Roland E. Best Phase-Locked Loops , 1984 .

[7]  Ali Hajimiri,et al.  A general theory of phase noise in electrical oscillators , 1998 .

[8]  Sadayasu Ono,et al.  Digital Clocks for Synchronization and Communications , 2002 .

[9]  Dong Yun,et al.  Phase-Locked Loop Circuit Design , 2011 .