Design of a wave-pipelined serializer-deserializer with an asynchronous protocol for high speed interfaces
暂无分享,去创建一个
[1] W. Liu,et al. Wave-pipelining: a tutorial and research survey , 1998, IEEE Trans. Very Large Scale Integr. Syst..
[2] Ching-Te Chiu,et al. A 20 Gbps Scalable Load Balanced Birkhoff-von Neumann Symmetric TDM Switch IC with SERDES Interfaces , 2007, 2007 Asia and South Pacific Design Automation Conference.
[3] Fan Yang,et al. A low jitter 2.125GHz serial link for optical transmission , 2010, 2010 Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia).
[4] Yong-Bin Kim,et al. Automating wave-pipelined circuit design , 2003, IEEE Design & Test of Computers.
[5] Ran Ginosar,et al. Asynchronous Current Mode Serial Communication , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[6] Nihar R. Mahapatra,et al. Comparison and analysis of delay elements , 2002, The 2002 45th Midwest Symposium on Circuits and Systems, 2002. MWSCAS-2002..
[7] Ran Ginosar,et al. High Rate Wave-pipelined Asynchronous On-chip Bit-serial Data Link , 2007, 13th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC'07).
[8] Hoi-Jun Yoo,et al. Adaptive network-on-chip with wave-front train serialization scheme , 2005, Digest of Technical Papers. 2005 Symposium on VLSI Circuits, 2005..
[9] Ajay Joshi,et al. Design and Optimization of On-Chip Interconnects Using Wave-Pipelined Multiplexed Routing , 2007, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.