Bridge-gap buried digit-line for high density stacked DRAMs

Explores the interaction of design and process to achieve a manufacturable low digit-line resistance-a key element to DRAM (dynamic random access memory) speed and to minimizing overall process complexity. They propose an interaction between stacked DRAM design and process called the bridge-gap process for achieving low digit-line resistance while minimizing overall process complexity. A study of digit-line resistance as a function of word-line gap and digit-line poly-Si thickness indicates that there is a well-defined, poly-Si dependent forbidden gap which gives rise to high, variable, and even open digit-line resistance. After word-line (n-channel transistor) spacer formation, digit-line buried contact formation, and digit-line poly-Si deposition, this gap partially closes and so presents a deep trench, which the LPCVD (low pressure chemical vapor deposited) WSi/sub x/ cannot adequately cover. For a minimum digit-line poly-Si thickness that can withstand the WSi/sub x/ stress, word-line gaps are designed so that they are either less than (bridged digit-line) or greater than (gapped digit-line) the forbidden gap.<<ETX>>

[1]  K. Saraswat,et al.  Properties of low-pressure CVD tungsten silicide for MOS VLSI interconnections , 1983, IEEE Transactions on Electron Devices.

[2]  E. Takeda,et al.  A new stacked capacitor DRAM cell characterized by a storage capacitor on a bit-line structure , 1988, Technical Digest., International Electron Devices Meeting.

[3]  T. Hara,et al.  In situ stress measurement of chemical vapor deposited tungsten silicides , 1991 .

[4]  M. Koyanagi,et al.  Novel high density, stacked capacitor MOS RAM , 1978, 1978 International Electron Devices Meeting.

[5]  Kiyoo Itoh,et al.  Crown-shaped stacked-capacitor cell for 1.5-V operation 64-Mb DRAMs , 1991 .

[6]  Open circuit failures in CVD-WSi/sub x//poly-Si interconnects , 1989, Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference.

[7]  T. Nakano,et al.  A 70ns 4Mb DRAM in a 300mil DIP using 4-layer poly , 1987, 1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[8]  J. Wetzel,et al.  Effect of excess silicon on behavior of LPCVD WSix films on silicon , 1988 .

[9]  T. Hara,et al.  Tungsten Silicide Films Deposited by SiH2Cl2 ‐ WF 6 Chemical Reaction , 1989 .