155.52 Mbits/s parallel frame synchronous scheme for SDH networks
暂无分享,去创建一个
This paper presents an entirely novel parallel processing based frame synchronous system for 155.520 Mbps high speed networks according to the CCITT recommendations G.707, G.708 and G.709. This scheme is expected to relax operating speed requirements of the circuits used in the system. The proposed methodology can be implemented using off-the-shelf low-rate integrated circuits (ICs). The performance of the devised methodology is analyzed and found to be similar to that of the traditional approaches. Finally, the proposed scheme is efficient, easy to implement at low cost without sacrificing performance.
[1] Dennis T. Kong. 2.488 Gb/s SONET Multiplexer/Demultiplexer with Frame Detection Capability , 1991, IEEE J. Sel. Areas Commun..
[2] Thomas J. Robe,et al. A SONET STS-3c User Network Interface Integrated Circuit , 1991, IEEE J. Sel. Areas Commun..
[3] R. Ballart,et al. SONET: now it's the standard optical network , 1989, IEEE Communications Magazine.