A decision feedback equalizer with a frequency offset compensating circuit for digital cellular radio

The performance of a decision feedback equalizer (DFE) with a frequency offset compensating circuit for the North American digital cellular system (NADC) is presented. The carrier frequency offset at the equalizer's output deteriorates performance of the DFF. Using the unit upper triangular matrix diagonal matrix decomposition type recursive least squares algorithm as an adaptive algorithm, a frequency offset compensating circuit, which is composed of a phase locked loop (PLL), is used. Simultaneous control of the DFE and PLL is effectively utilized to improve the performance. A BER below 3% for all delays up to one symbol period can be achieved when the average E/sub b//N/sub 0/ is 20 dB, the fading frequency is 80 Hz and the carrier frequency offset is 200 Hz in the simulation results. The authors assume the two rays equal power multipath Rayleigh fading model, the same as the NADC specifications. The influence of quantization in the calculation is described. The mantissa-field occupies 8 bits and the exponent-field occupies 6 bits.<<ETX>>

[1]  S. Ono,et al.  Adaptive equalizer for digital cellular radio , 1991, [1991 Proceedings] 41st IEEE Vehicular Technology Conference.

[2]  Sandeep Chennakeshu,et al.  Decision feedback equalization for digital cellular radio , 1990, IEEE International Conference on Communications, Including Supercomm Technical Sessions.

[3]  Asrar U. H. Sheikh,et al.  Adaptive equalization and diversity combining for mobile radio using interpolated channel estimates , 1991 .