Approximate computing has a very important contribution in the multimedia world. Approximate computing consists of arithmetic circuits such as adder, multiplier etc. Which are based on the approximate technique or error tolerant application. These arithmetic circuits have high efficiency and better performance, but less accurate. In an electronic world, many applications are used such as signal processing, network signaling, image processing, neural networks where multiplier is used as an arithmetic circuit. In this way, approximate multiplier shows some mean error which is not so important at large. This multiplier makes significant improvements in power, delay, and area at the expense of reducing accuracy. The approximate multiplier is to use less power and area than conventional truncated multiplier, and keep high speed. Its main purpose is to speed up the speed of arithmetic circuits as well as spend low power. A lot of process is being taken to fulfill this objective Like ETM (Error tolerant Multiplier), UDM (Under designed Multiplier), AWTM (Approx Wallace Tree Multiplier), AM (Approx Multiplier). In this paper, the approximate Booth Multiplier has been designed which works on error tolerant multiplication (ETM) technology and provides high performance for the DSP application. This Error Tolerant Application easily restrict on accuracy and achieve various improvement in power consumption and speed accuracy. A new type of approximate multiplier has been designed in this multiplier which can increase the speed by reducing the partial product of the traditional multiplier. According to this paper is to design such a high-speed radix signed approximate booth multiplier which provides significant improvements in power, delay and area at low cost performance in accuracy.
[1]
Jer Min Jou,et al.
Design of low-error fixed-width multipliers for DSP applications
,
1999
.
[2]
Anil Kishore Saxena,et al.
Design of Approximate Multiplier for Error-Tolerant Applications
,
2013
.
[3]
Fabrizio Lombardi,et al.
A low-power, high-performance approximate multiplier with configurable partial error recovery
,
2014,
2014 Design, Automation & Test in Europe Conference & Exhibition (DATE).
[4]
Ayman I. Kayssi,et al.
Energy-efficient truncated multipliers
,
2013,
2013 4th Annual International Conference on Energy Aware Computing Systems and Applications (ICEAC).
[5]
Zhi-Hui Kong,et al.
Design of Low-Power High-Speed Truncation-Error-Tolerant Adder and Its Application in Digital Signal Processing
,
2010,
IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[6]
B. M. Gordon,et al.
Supply and threshold voltage scaling for low power CMOS
,
1997,
IEEE J. Solid State Circuits.
[7]
Ayman I. Kayssi,et al.
Energy-efficient truncated multipliers with scaling
,
2013,
2013 8th IEEE Design and Test Symposium.
[8]
Kartikeya Bhardwaj,et al.
Power- and area-efficient Approximate Wallace Tree Multiplier for error-resilient systems
,
2014,
Fifteenth International Symposium on Quality Electronic Design.
[9]
Kiat Seng Yeo,et al.
Low-power high-speed multiplier for error-tolerant application
,
2010,
2010 IEEE International Conference of Electron Devices and Solid-State Circuits (EDSSC).
[10]
Shen-Fu Hsiao,et al.
Low-error carry-free fixed-width multipliers with low-cost compensation circuits
,
2005,
IEEE Transactions on Circuits and Systems II: Express Briefs.