Diagnosis of Interconnect Full Open Defects in the Presence of Gate Leakage Currents

Accurate diagnosis of open defects is key to identifying process problems and achieving fast yield improvement. Current diagnosis methodologies for interconnect full open defects have demonstrated their efficiency, assuming that the defective line voltage is mainly determined by neighboring lines and downstream transistor parasitic capacitances. However, the continuous reduction of oxide thickness with every technology node increases gate leakage current significantly, even for high-k dielectrics. In this context, in nanometer CMOS technologies, the defective line cannot be assumed to be electrically isolated because of the impact of gate leakage currents, which may invalidate diagnosis results provided by present methodologies. In this paper, a new methodology is proposed to diagnose interconnect full open defects under the influence of gate leakage currents in CMOS technologies. To the authors' knowledge, such influence has not been previously considered by any of the existing methodologies. Simulation and experimental results demonstrate the proposal efficiency.

[1]  Víctor H. Champac,et al.  Detectability conditions for interconnection open defects , 2000, Proceedings 18th IEEE VLSI Test Symposium.

[2]  Camelia Hora,et al.  Diagnosis of Full Open Defects in Interconnecting Lines , 2007, 25th IEEE VLSI Test Symposium (VTS'07).

[3]  S.M. Reddy,et al.  Interconnect Open Defect Diagnosis with Physical Information , 2006, 2006 15th Asian Test Symposium.

[4]  Camelia Hora,et al.  Full Open Defects in Nanometric CMOS , 2008, 26th IEEE VLSI Test Symposium (vts 2008).

[5]  Kenneth M. Thompson Intel and the Myths of Test , 1996, IEEE Des. Test Comput..

[6]  Antonio Rubio,et al.  Electrical model of the floating gate defect in CMOS ICs: implications on IDDQ testing , 1994, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[7]  Masahiro Takakura,et al.  A persistent diagnostic technique for unstable defects , 2002, Proceedings. International Test Conference.

[8]  Shi-Yu Huang Diagnosis of Byzantine open-segment faults [scan testing] , 2002, Proceedings of the 11th Asian Test Symposium, 2002. (ATS '02)..

[9]  Tracy Larrabee,et al.  Beyond the byzantine generals: unexpected behavior and bridging fault diagnosis , 1996, Proceedings International Test Conference 1996. Test and Design Validity.

[10]  Bernd Becker,et al.  Diagnosis of Realistic Defects Based on the X-Fault Model , 2008, 2008 11th IEEE Workshop on Design and Diagnostics of Electronic Circuits and Systems.

[11]  Rosa Rodríguez-Montañés,et al.  Resistance characterization for weak open defects , 2002, IEEE Design & Test of Computers.

[12]  Camelia Hora,et al.  Gate Leakage Impact on Full Open Defects in Interconnect Lines , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[13]  Camelia Hora,et al.  Diagnosis of Interconnect Full Open Defects in the Presence of Fan-Out , 2011, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[14]  Daniel Arumí,et al.  Experimental Characterization of CMOS Interconnect Open Defects , 2008, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[15]  Sudhakar M. Reddy,et al.  Interconnect open defect diagnosis with minimal physical information , 2007, 2007 IEEE International Test Conference.

[16]  A. Stamper,et al.  Sub-0.25-micron interconnection scaling: damascene copper versus subtractive aluminum , 1998, IEEE/SEMI 1998 IEEE/SEMI Advanced Semiconductor Manufacturing Conference and Workshop (Cat. No.98CH36168).

[17]  Hiroshi Takahashi,et al.  Incremental diagnosis of multiple open-interconnects , 2002, Proceedings. International Test Conference.

[18]  Srikanth Venkataraman,et al.  Poirot: Applications of a Logic Fault Diagnosis Tool , 2001, IEEE Des. Test Comput..

[19]  M. Renovell,et al.  Topology dependence of floating gate faults in MOS integrated circuits , 1986 .

[20]  Simon Johnson,et al.  Residual charge on the faulty floating gate CMOS transistor , 1994, Proceedings., International Test Conference.

[21]  Haluk Konuk Voltage- and current-based fault simulation for interconnect open defects , 1999, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[22]  Camelia Hora,et al.  Diagnosis of full open defects in interconnect lines with fan-out , 2010, 2010 15th IEEE European Test Symposium.

[23]  M. Lousberg,et al.  On Electrical Fault Diagnosis in Full-Scan Circuits , 2001 .

[24]  Charles F. Hawkins,et al.  THE BEHAVIOR AND TESTING IMPLICATIONS OF CMOS IC LOGIC GATE OPEN CIRCUITS , 1991, 1991, Proceedings. International Test Conference.

[25]  Camelia Hora,et al.  Time-dependent Behaviour of Full Open Defects in Interconnect Lines , 2008, 2008 IEEE International Test Conference.

[26]  C. Hora,et al.  Impact of gate tunnelling leakage on CMOS circuits with full open defects , 2007 .

[27]  André Ivanov,et al.  Testing for floating gates defects in CMOS circuits , 1998, Proceedings Seventh Asian Test Symposium (ATS'98) (Cat. No.98TB100259).

[28]  Michel Renovell,et al.  A new methodology for realistic open defect detection probability evaluation under process variations , 2011, 29th VLSI Test Symposium.

[29]  Y. Sato,et al.  Defect Diagnosis - Reasoning Methodology , 2006, 2006 15th Asian Test Symposium.