Electronics and Sensor Study with the OKI SOI process
暂无分享,去创建一个
[1] J.P. Colinge. SOI for hostile environment applications , 2004, 2004 IEEE International SOI Conference (IEEE Cat. No.04CH37573).
[2] J. Colinge. Silicon-on-Insulator Technology: Materials to VLSI , 1991 .
[3] Krzysztof Kucharski,et al. Hybrid active pixel sensors and SOI inspired option , 2003 .
[4] Takashi Kohriki,et al. First Results of 0.15∝m CMOS SOI Pixel Detector , 2006 .
[5] P. Dodd,et al. Radiation effects in SOI technologies , 2003 .
[6] K. Hara,et al. Monolithic Pixel Detector in a 0.15 μm SOI Technology , 2006, 2006 IEEE Nuclear Science Symposium Conference Record.
[7] Denis Flandre,et al. Substrate crosstalk reduction using SOI technology , 1997 .
[8] Katsutoshi Izumi,et al. C.M.O.S. devices fabricated on buried SiO2 layers formed by oxygen implantation into silicon , 1978 .
[9] S. Matsuda,et al. Hardness-by-design approach for 0.15 /spl mu/m fully depleted CMOS/SOI digital logic devices with enhanced SEU/SET immunity , 2005, IEEE Transactions on Nuclear Science.
[10] K. Hara,et al. Deep Sub-Micron FD-SOI for Front-End Application , 2007 .
[11] Robert N. Noyce,et al. Semiconductor Device-and-Lead Structure, Reprint of U.S. Patent 2,981,877 (Issued April 25, 1961. Filed July 30, 1959) , 2007, IEEE Solid-State Circuits Newsletter.
[12] K. Morikawa,et al. Low-Power LSI Technology of 0 , 2003 .