Output load capacitance based low power implementation of UART on FPGA
暂无分享,去创建一个
B. Pandey | Om Jee Pandey | T. Das | T. Kumar | P. R. Singh
[1] Li Li,et al. Activity-driven optimised bus-specific-clock-gating for ultra-low-power smart space applications , 2011, IET Commun..
[2] Juan Suardíaz Muro,et al. Rapid prototyping of a self-timed ALU with FPGAs , 2005, 2005 International Conference on Reconfigurable Computing and FPGAs (ReConFig'05).
[3] Bishwajeet Pandey,et al. Clock gated low power sequential circuit design , 2013, 2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES.
[4] M. Pattanaik,et al. Low Power VLSI Circuit Design with Efficient HDL Coding , 2013, 2013 International Conference on Communication Systems and Network Technologies.
[5] Viktor K. Prasanna. Energy-Efficient Computations on FPGAs , 2005, The Journal of Supercomputing.
[6] Dirk Timmermann,et al. Temperature and on-chip crosstalk measurement using ring oscillators in FPGA , 2012, 2012 IEEE 15th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS).
[7] M. N. Giriprasad,et al. Design and Modeling of Power Efficient, High Performance 32-bit ALU through Advanced HDL Synthesis , 2010, ICT.
[8] Kaushik Roy,et al. Energy-efficient Hardware Architecture and VLSI Implementation of a Polyphase Channelizer with Applications to Subband Adaptive Filtering , 2010, J. Signal Process. Syst..
[9] Yongcheng Wang,et al. A new approach to realize UART , 2011, Proceedings of 2011 International Conference on Electronic & Mechanical Engineering and Information Technology.
[10] Ram Krishnamurthy,et al. High-Performance Energy-Efficient Dual-Supply ALU Design , 2006 .