Output load capacitance based low power implementation of UART on FPGA

Core dynamic power is independent of output load capacitance. IO power and static power is dependent on output load capacitance. In this work, we achieved 99.72% reduction in IOs power consumption of Universal Asynchronous Receiver Transmitter (UART) if we scale down output load from 10,000pf to 5pF in IOB setting of FPGA. Universal Asynchronous Receiver and Transmitter are a transceiver circuits that transmit/receive data between parallel and serial forms and vice versa. Design state of our design is high because no black box found. Bit width is high because 57.6% of primitives in RTL net list represent 1-bit logic. Here, IO power consumption is 17,226mW on 10,000pF output load which significantly reduce to 47mW on 5pF output load. Along with reduction in IOs power, we also observed 24.5% reduction in static power consumption from 1322mW on 10,000pF output load to 1004mW on 5pF output load. In our implementation on FPGA, we take Virtex-6 family, XC6VLX75T device, FF484 package, -1 speed grade, XST synthesis tool, ISim simulator, and Verilog as preferred HDL language.

[1]  Li Li,et al.  Activity-driven optimised bus-specific-clock-gating for ultra-low-power smart space applications , 2011, IET Commun..

[2]  Juan Suardíaz Muro,et al.  Rapid prototyping of a self-timed ALU with FPGAs , 2005, 2005 International Conference on Reconfigurable Computing and FPGAs (ReConFig'05).

[3]  Bishwajeet Pandey,et al.  Clock gated low power sequential circuit design , 2013, 2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES.

[4]  M. Pattanaik,et al.  Low Power VLSI Circuit Design with Efficient HDL Coding , 2013, 2013 International Conference on Communication Systems and Network Technologies.

[5]  Viktor K. Prasanna Energy-Efficient Computations on FPGAs , 2005, The Journal of Supercomputing.

[6]  Dirk Timmermann,et al.  Temperature and on-chip crosstalk measurement using ring oscillators in FPGA , 2012, 2012 IEEE 15th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS).

[7]  M. N. Giriprasad,et al.  Design and Modeling of Power Efficient, High Performance 32-bit ALU through Advanced HDL Synthesis , 2010, ICT.

[8]  Kaushik Roy,et al.  Energy-efficient Hardware Architecture and VLSI Implementation of a Polyphase Channelizer with Applications to Subband Adaptive Filtering , 2010, J. Signal Process. Syst..

[9]  Yongcheng Wang,et al.  A new approach to realize UART , 2011, Proceedings of 2011 International Conference on Electronic & Mechanical Engineering and Information Technology.

[10]  Ram Krishnamurthy,et al.  High-Performance Energy-Efficient Dual-Supply ALU Design , 2006 .