2.7 V 50 MHz IF sampling /spl Delta//spl Sigma/ modulator with +37 dBV IIP3
暂无分享,去创建一个
The design and experimental results of a 2.7 V 50 MHz switched-capacitor DS modulator in a 0.35 /spl mu/m BiCMOS process are presented. The circuit is targeted for the IF section of a radio receiver in a GSM cellular phone. It combines frequency downconversion with analogue to digital conversion by directly sampling an input signal from an IF of 50 MHz. The measured peak signal-to-noise ratio for a 100 kHz bandwidth is 81 dB with a 53 MHz blocking signal and the measured IIP3 for IF input is +36.9 dBV.
[1] Hannu Tenhunen,et al. Second-order sampling and oversampled A/D- and D/A-converters in digital data transmission , 1991, 1991., IEEE International Sympoisum on Circuits and Systems.
[2] Andreas Kaiser,et al. Input switch configuration suitable for rail-to-rail operation of switched-opamp circuits , 1999 .