Worst-case power supply noise and temperature distribution analysis for 3D PDNs with multiple clock domains

On-going advancements in 3D manufacturing are enabling 3D ICs to contain several processing cores, hardware accelerators and dedicated peripherals. Most of these functional units operate with independent clock frequencies for power management reasons or simply for being hard IPs. Thus, as diverse and heterogeneous circuits can be implemented on a 3D IC, it also leads to use of multiple clock domains. While these domains allow many functional units to run in parallel to exploit 3D potentials, they also introduce power delivery challenges. This work discusses power and thermal integrity issues that arise from multiple clock domains that share the same 3D global power delivery network (PDN). We first present power supply noise distribution on each tier and investigate scenarios that lead to worst case noise. Thermal analyses are also performed and heat distribution among clock domains and tiers is examined. Experiments show that TSVs contribute to power supply noise and heat sharing among tiers.

[1]  Sung Kyu Lim,et al.  A novel TSV topology for many-tier 3D power-delivery networks , 2011, 2011 Design, Automation & Test in Europe.

[2]  Fabien Clermidy,et al.  3D Embedded multi-core: Some perspectives , 2011, 2011 Design, Automation & Test in Europe.

[3]  P. Andry,et al.  Characterization of micro-bump C4 interconnects for Si-carrier SOP applications , 2006, 56th Electronic Components and Technology Conference 2006.

[4]  Giovanni De Micheli,et al.  Power distribution paths in 3-D ICS , 2009, GLSVLSI '09.

[5]  Arnaud Virazel,et al.  A Study of Tapered 3-D TSVs for Power and Thermal Integrity , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[6]  R. Anciant,et al.  Process and RF modelling of TSV last approach for 3D RF interposer , 2011, 2011 IEEE International Interconnect Technology Conference.

[7]  Gang Huang,et al.  Power Delivery for 3D Chip Stacks: Physical Modeling and Design Implication , 2007, 2007 IEEE Electrical Performance of Electronic Packaging.

[8]  Soha Hassoun,et al.  Power Delivery Design for 3-D ICs Using Different Through-Silicon Via (TSV) Technologies , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[9]  Taigon Song,et al.  PDN Impedance Modeling and Analysis of 3D TSV IC by Using Proposed P/G TSV Array Model Based on Separated P/G TSV and Chip-PDN Models , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[10]  Zhihong Huang,et al.  Thermal modeling and design of 3D integrated circuits , 2008, 2008 11th Intersociety Conference on Thermal and Thermomechanical Phenomena in Electronic Systems.

[11]  Pingqiang Zhou,et al.  Congestion-aware power grid optimization for 3D circuits using MIM and CMOS decoupling capacitors , 2009, 2009 Asia and South Pacific Design Automation Conference.

[12]  Yu Wang,et al.  Three-dimensional integrated circuits (3D IC) Floorplan and Power/Ground Network Co-synthesis , 2010, 2010 15th Asia and South Pacific Design Automation Conference (ASP-DAC).