Design of a Low Power High Speed ALU in 45nm Using GDI Technique and Its Performance Comparison
暂无分享,去创建一个
[1] Israel A. Wagner,et al. Gate-diffusion input (GDI) - a technique for low power design of digital circuits: analysis and characterization , 2002, 2002 IEEE International Symposium on Circuits and Systems. Proceedings (Cat. No.02CH37353).
[2] Israel A. Wagner,et al. Gate-diffusion input (GDI): a power-efficient method for digital combinatorial circuits , 2002, IEEE Trans. Very Large Scale Integr. Syst..
[3] Anura P. Jayasumana,et al. Pass-transistor logic design , 1991 .
[4] Marios C. Papaefthymiou,et al. Precomputation-based sequential logic optimization for low power , 1994, IEEE Trans. Very Large Scale Integr. Syst..
[5] Anantha P. Chandrakasan,et al. Low-power CMOS digital design , 1992 .
[6] Andrew S. Tanenbaum,et al. Structured Computer Organization , 1976 .
[7] Anantha P. Chandrakasan,et al. Minimizing power consumption in digital CMOS circuits , 1995, Proc. IEEE.
[8] Takayasu Sakurai,et al. Closed-form expressions for interconnection delay, coupling, and crosstalk in VLSIs , 1993 .
[9] Eby G. Friedman,et al. Delay and Power Expressions for a CMOS Inverter Driving a Resistive-Capacitive Load , 1996 .