The description of Serial ATA bus_ Protocol and the design of Serial ATA bus control chip HPT183
暂无分享,去创建一个
In a PC system, external storage interface is still a bottleneck in spite of its continuous improving performance, in contrast to the fast development of CPU, memory, graphic chips. The transfer rate in ATA protocol has been improved drastically from the beginning 3.3MB/s to current 133MB/s, but the plate electrode of a parallel interface is inevitably puzzled by clock skew, which limit the increasing of frequency and transfer rate can not be improved. Serial ATA protocol is compatible with Parallel ATA protocol in software layer. Its transfer rate is improved greatly due to serial interface with embedded clock. This paper will discuss the differences between Parallel ATA protocol and serial ATA protocol, and describe the hierarchical classification of serial ATA protocol model. Last a design for HPT183, a parallel/serial ATA bridge connection chip, will be put forward and the test performance index for this chip is also provided.
[1] Guiran Chang,et al. A New Completely Digital Recovery Circuit Design of High Speed Serial Interface System , 2007, 2007 Second International Conference on Bio-Inspired Computing: Theories and Applications.
[2] Knut Grimsrud,et al. Serial ATA Storage Architecture and Applications: Designing High-Performance, Cost-Effective I/O Solutions , 2003 .