Improved current-source sizing for high-speed high-accuracy current steering D/A converters
暂无分享,去创建一个
[1] Michiel Steyaert,et al. Systematic design of high-accuracy current-steering D/A converter macrocells for integrated VLSI systems , 2001 .
[2] Michel Steyaert,et al. Design techniques for high accuracy current-steering CMOS D/A converters , 1998 .
[3] Michiel Steyaert,et al. A 10-bit 1-GSample/s Nyquist current-steering CMOS D/A converter , 2001 .
[4] J. Jacob Wikner,et al. CMOS Data Converters for Communications , 2000 .
[5] K. Bult,et al. A 10-b, 500-MSample/s CMOS DAC in 0.6 mm2 , 1998, IEEE J. Solid State Circuits.
[6] Eduard Alarcón,et al. Clock-jitter induced distortion in high speed CMOS switched-current segmented digital-to-analog converters , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).
[7] Michel Steyaert,et al. A 12-bit intrinsic accuracy high-speed CMOS DAC , 1998, IEEE J. Solid State Circuits.
[8] W. Sansen,et al. SFDR-bandwidth limitations for high speed high resolution current steering CMOS D/A converters , 1999, ICECS'99. Proceedings of ICECS '99. 6th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.99EX357).
[9] P. Hendriks,et al. Specifying communications DACs , 1997 .
[10] Randall L. Geiger,et al. Switching sequence optimization for gradient error compensation in thermometer-decoded DAC arrays , 2000 .