Low Latency IDMA With Interleaved Domain Architecture for 5G Communications

Non-orthogonal multiple access (NOMA) is a promising candidate for the future fifth generation systems because of its ability to provide greater spectral efficiency. Interleave division multiple access (IDMA) is one of the NOMA techniques that can support multiple access for a large number of users in the same bandwidth. One of the problems in the hardware implementation of IDMA is its high latency due to iterative processing. In this paper, we propose a novel architecture for the IDMA receiver with low latency while maintaining low complexity. In the conventional architecture, the IDMA receiver sequentially handles deinterleaving, despreading, spreading, and interleaving for multi-user detection. The proposed architecture which we call interleaved domain multi-user detection can perform multi-user detection directly without deinterleaving the received frame in the interference canceller iteration resulting in the decrease of latency by almost half. We also describe the memory design which is able to implement the proposed architecture. The results show that due to the reduction of the latency by half, the throughput can be increased by twice compared with the conventional architecture. VLSI implementation results show that the proposed architecture has reduced circuit area and power consumption by 53% and 58%, respectively, compared with the conventional architecture with the same throughput condition.

[1]  Guosen Yue,et al.  Low-complexity methods for soft estimation of QAM Symbols , 2013, 2013 47th Annual Conference on Information Sciences and Systems (CISS).

[2]  Gerhard Bauch,et al.  IDMA vs. CDMA: Analysis and Comparison of Two Multiple Access Schemes , 2012, IEEE Transactions on Wireless Communications.

[3]  Yuhei Nagao,et al.  Low complexity higher order QAM modulation for IDMA system , 2015, 2015 IEEE Wireless Communications and Networking Conference Workshops (WCNCW).

[4]  Jun Cai,et al.  IDMA based MAI mitigation scheme with low complexity and low latency , 2012 .

[5]  Vincent C. Gaudet,et al.  DS-CDMA Implementation With Iterative Multiple Access Interference Cancellation , 2013, IEEE Transactions on Circuits and Systems I: Regular Papers.

[6]  Abdoulaye Gamatié,et al.  Exploring MRAM Technologies for Energy Efficient Systems-On-Chip , 2016, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.

[7]  Shidong Zhou,et al.  A parallel interleaver design for IDMA systems , 2009, 2009 International Conference on Wireless Communications & Signal Processing.

[8]  Shingo Yoshizawa,et al.  VLSI Implementation of an Interference Canceller Using Dual-Frame Processing for OFDM-IDMA Systems , 2015, IEICE Trans. Fundam. Electron. Commun. Comput. Sci..

[9]  Peter A. Hoeher,et al.  Multi-Layer Interleave-Division Multiple Access for 3GPP Long Term Evolution , 2007, 2007 IEEE International Conference on Communications.

[10]  Li Ping,et al.  Interleave-division multiple access and chip-by-chip iterative multi-user detection , 2005, IEEE Commun. Mag..

[11]  Paola Bisaglia,et al.  Simplified soft-output demapper for binary interleaved COFDM with application to HIPERLAN/2 , 2002, 2002 IEEE International Conference on Communications. Conference Proceedings. ICC 2002 (Cat. No.02CH37333).

[12]  Mikko Valkama,et al.  Radio Interface Evolution Towards 5G and Enhanced Local Area Communications , 2014, IEEE Access.

[13]  D. Costello,et al.  New classes of algebraic interleavers for turbo-codes , 1998, Proceedings. 1998 IEEE International Symposium on Information Theory (Cat. No.98CH36252).

[14]  Peter Adam Hoeher,et al.  Iterative Estimation and Cancellation of Clipping Noise for Multi-Layer IDMA Systems , 2011 .

[15]  Theodore W. Berger,et al.  High-Performance and Scalable System Architecture for the Real-Time Estimation of Generalized Laguerre-Volterra MIMO Model From Neural Population Spiking Activity , 2011, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.