A Hardware Approach to Self-Testing of Large Programmable Logic Arrays
暂无分享,去创建一个
A hardware technique for testing large programmable arrays is presented. The method is based on an appropriate circuit partitioning and on using nonlinear feedback shift registers for test pattern generation. It allows the testing of a PLA within a number of cycles that is a linear function of the number of inputs and product terms. A 8 X 16 X 8 PLA is completely tested within 52 cycles; a 16 X 48 X 8 PLA requires 132 cycles. The test patterns do not depend on the individual personalization of any PLA. So there is no more need of an extensive fault simulation or test pattern computation. The result is a fast efficient built-in test for PLA-macros, the most promising building blocks of VLSI circuits.
[1] B. Koenemann,et al. Built-in logic block observation techniques , 1979 .
[2] James E. Smith. Detection of Faults in Programmable Logic Arrays , 1979, IEEE Transactions on Computers.
[3] Solomon W. Golomb,et al. Shift Register Sequences , 1981 .